blob: 1787e3438d61315ced067f8b010809fa19e7b563 [file] [log] [blame]
The Android Open Source Projectdd7bc332009-03-03 19:32:55 -08001/*
2 * Copyright (C) 2007 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ANDROID_CUTILS_ATOMIC_H
18#define ANDROID_CUTILS_ATOMIC_H
19
20#include <stdint.h>
21#include <sys/types.h>
22
23#ifdef __cplusplus
24extern "C" {
25#endif
26
27/*
Andy McFadden8dfa47d2010-05-27 10:10:18 -070028 * A handful of basic atomic operations. The appropriate pthread
29 * functions should be used instead of these whenever possible.
30 *
31 * The "acquire" and "release" terms can be defined intuitively in terms
32 * of the placement of memory barriers in a simple lock implementation:
33 * - wait until compare-and-swap(lock-is-free --> lock-is-held) succeeds
34 * - barrier
35 * - [do work]
36 * - barrier
37 * - store(lock-is-free)
38 * In very crude terms, the initial (acquire) barrier prevents any of the
39 * "work" from happening before the lock is held, and the later (release)
40 * barrier ensures that all of the work happens before the lock is released.
41 * (Think of cached writes, cache read-ahead, and instruction reordering
42 * around the CAS and store instructions.)
43 *
44 * The barriers must apply to both the compiler and the CPU. Note it is
45 * legal for instructions that occur before an "acquire" barrier to be
46 * moved down below it, and for instructions that occur after a "release"
47 * barrier to be moved up above it.
48 *
49 * The ARM-driven implementation we use here is short on subtlety,
50 * and actually requests a full barrier from the compiler and the CPU.
51 * The only difference between acquire and release is in whether they
52 * are issued before or after the atomic operation with which they
53 * are associated. To ease the transition to C/C++ atomic intrinsics,
54 * you should not rely on this, and instead assume that only the minimal
55 * acquire/release protection is provided.
56 *
57 * NOTE: all int32_t* values are expected to be aligned on 32-bit boundaries.
58 * If they are not, atomicity is not guaranteed.
The Android Open Source Projectdd7bc332009-03-03 19:32:55 -080059 */
60
The Android Open Source Projectdd7bc332009-03-03 19:32:55 -080061/*
Andy McFadden8dfa47d2010-05-27 10:10:18 -070062 * Basic arithmetic and bitwise operations. These all provide a
63 * barrier with "release" ordering, and return the previous value.
64 *
65 * These have the same characteristics (e.g. what happens on overflow)
66 * as the equivalent non-atomic C operations.
The Android Open Source Projectdd7bc332009-03-03 19:32:55 -080067 */
The Android Open Source Projectdd7bc332009-03-03 19:32:55 -080068int32_t android_atomic_inc(volatile int32_t* addr);
69int32_t android_atomic_dec(volatile int32_t* addr);
The Android Open Source Projectdd7bc332009-03-03 19:32:55 -080070int32_t android_atomic_add(int32_t value, volatile int32_t* addr);
71int32_t android_atomic_and(int32_t value, volatile int32_t* addr);
72int32_t android_atomic_or(int32_t value, volatile int32_t* addr);
73
The Android Open Source Projectdd7bc332009-03-03 19:32:55 -080074/*
Andy McFadden8dfa47d2010-05-27 10:10:18 -070075 * Perform an atomic load with "acquire" or "release" ordering.
Andy McFaddenac322da2010-05-19 22:33:28 -070076 *
Andy McFadden8dfa47d2010-05-27 10:10:18 -070077 * This is only necessary if you need the memory barrier. A 32-bit read
78 * from a 32-bit aligned address is atomic on all supported platforms.
The Android Open Source Projectdd7bc332009-03-03 19:32:55 -080079 */
Carl Shapirod55f0ad2010-09-28 13:47:03 -070080int32_t android_atomic_acquire_load(volatile const int32_t* addr);
81int32_t android_atomic_release_load(volatile const int32_t* addr);
Andy McFadden8dfa47d2010-05-27 10:10:18 -070082
Ashok Bhatc15d2ce2013-11-13 16:20:49 +000083#if defined (__LP64__)
84int64_t android_atomic_acquire_load64(volatile const int64_t* addr);
85int64_t android_atomic_release_load64(volatile const int64_t* addr);
86#endif
87
Andy McFadden8dfa47d2010-05-27 10:10:18 -070088/*
89 * Perform an atomic store with "acquire" or "release" ordering.
90 *
91 * This is only necessary if you need the memory barrier. A 32-bit write
92 * to a 32-bit aligned address is atomic on all supported platforms.
93 */
94void android_atomic_acquire_store(int32_t value, volatile int32_t* addr);
95void android_atomic_release_store(int32_t value, volatile int32_t* addr);
96
Ashok Bhatc15d2ce2013-11-13 16:20:49 +000097#if defined (__LP64__)
98void android_atomic_acquire_store64(int64_t value, volatile int64_t* addr);
99void android_atomic_release_store64(int64_t value, volatile int64_t* addr);
100#endif
101
Andy McFadden8dfa47d2010-05-27 10:10:18 -0700102/*
Andy McFadden8dfa47d2010-05-27 10:10:18 -0700103 * Compare-and-set operation with "acquire" or "release" ordering.
104 *
105 * This returns zero if the new value was successfully stored, which will
106 * only happen when *addr == oldvalue.
107 *
108 * (The return value is inverted from implementations on other platforms,
109 * but matches the ARM ldrex/strex result.)
110 *
111 * Implementations that use the release CAS in a loop may be less efficient
112 * than possible, because we re-issue the memory barrier on each iteration.
113 */
114int android_atomic_acquire_cas(int32_t oldvalue, int32_t newvalue,
115 volatile int32_t* addr);
116int android_atomic_release_cas(int32_t oldvalue, int32_t newvalue,
The Android Open Source Projectdd7bc332009-03-03 19:32:55 -0800117 volatile int32_t* addr);
118
Ashok Bhatc15d2ce2013-11-13 16:20:49 +0000119#if defined (__LP64__)
120int64_t android_atomic_acquire_cas64(int64_t old_value, int64_t new_value,
121 volatile int64_t *ptr);
122int64_t android_atomic_release_cas64(int64_t old_value, int64_t new_value,
123 volatile int64_t *ptr);
124#endif
125
Andy McFaddenac322da2010-05-19 22:33:28 -0700126/*
Andy McFadden8dfa47d2010-05-27 10:10:18 -0700127 * Aliases for code using an older version of this header. These are now
128 * deprecated and should not be used. The definitions will be removed
129 * in a future release.
Andy McFaddenac322da2010-05-19 22:33:28 -0700130 */
Andy McFadden8dfa47d2010-05-27 10:10:18 -0700131#define android_atomic_write android_atomic_release_store
132#define android_atomic_cmpxchg android_atomic_release_cas
The Android Open Source Projectdd7bc332009-03-03 19:32:55 -0800133
The Android Open Source Projectdd7bc332009-03-03 19:32:55 -0800134#ifdef __cplusplus
135} // extern "C"
136#endif
137
138#endif // ANDROID_CUTILS_ATOMIC_H